Sr. Silicon Design Engineer
WHAT YOU DO AT AMD CHANGES EVERYTHING
We care deeply about transforming lives with AMD technology to enrich our industry, our communities, and the world. Our mission is to build great products that accelerate next-generation computing experiences – the building blocks for the data center, artificial intelligence, PCs, gaming and embedded. Underpinning our mission is the AMD culture. We push the limits of innovation to solve the world’s most important challenges. We strive for execution excellence while being direct, humble, collaborative, and inclusive of diverse perspectives.
AMD together we advance_
THE ROLE:
The AMD NBIO Team is on the lookout for a dynamic, upbeat IP Validation Design Engineer to join our growing team. As a key contributor to the success of AMD’s IP, you will be part of a leading team to drive and improve AMD’s abilities to deliver the highest quality, industry leading technologies to market. The NBIO Team fosters and encourages continuous technical innovation to showcase successes as well as facilitate continuous career development.
THE PERSON:
- Must have excellent written and verbal communication skills.
- Must excel in a dynamic team working environment.
- Leadership and mentoring skills a definite asset.
- Must be a self-starter and be able to independently drive tasks to completion.
KEY RESPONSIBILITIES:
As an IP Validation Design Engineer, you will drive the planning, validation, and debug of various hardware IP for forthcoming AMD APU, CPU, Compute and Discrete Graphics SOC programs.
Responsibilities include:
- Defining, documenting, executing and reporting the overall functional test plan and validation strategy for a set of AMD IP’s.
- Driving technical innovation to enhance AMD's capabilities in IP validation, including tools and scripts/automation development, technical and procedural methodology enhancement, and various internal and cross-functional technical initiatives.
- Debugging IP issues found during pre-silicon, bring-up, system validation, and production phases of the SOC programs.
- Engaging on pre-silicon ‘shift left’ activities with cross-functional teams including but not limited to Design Verification (DV), Diagnostics, FPGA-based Emulation and other software/hardware modeling frameworks to ensure readiness for first silicon arrival, enablement of IP functionality, and debug of critical features.
- Leading collaborative technical discussions to drive resolution of technical issues and roll out technical initiatives.
- Developing knowledge of system architecture/debug and other internal IP’s.
- Supporting issues on customer platforms as requested by customer support teams.
PREFERRED EXPERIENCE:
- Experience in digital logic design/verification/post-silicon validation.
- Extensive experience with ASIC debug techniques and methodologies.
- Extensive knowledge of physical and protocol levels of common high-speed interfaces an asset.
- Extensive experience with board/platform-level debug, including clock/power delivery, sequencing, analysis, and optimization.
- Strong scripting skills (eg. Ruby, Python).
- Extensive experience with common lab equipment, including protocol/logic analyzers, oscilloscopes, etc.
- In-depth knowledge of PC architectures/PCIe protocol.
- Must have excellent written and verbal communication skills.
- Must excel in a dynamic team working environment.
- Leadership and mentoring skills a definite asset.
- Must be a self-starter and be able to independently drive tasks to completion.
ACADEMIC CREDENTIALS:
- Bachelor’s or master’s degree majoring in EE, CS or related field.
LOCATION:
Penang, Malaysia
#LI-VC1
#LI-Hybrid
Benefits offered are described: AMD benefits at a glance.
AMD does not accept unsolicited resumes from headhunters, recruitment agencies, or fee-based recruitment services. AMD and its subsidiaries are equal opportunity, inclusive employers and will consider all applicants without regard to age, ancestry, color, marital status, medical condition, mental or physical disability, national origin, race, religion, political and/or third-party affiliation, sex, pregnancy, sexual orientation, gender identity, military or veteran status, or any other characteristic protected by law. We encourage applications from all qualified candidates and will accommodate applicants’ needs under the respective laws throughout all stages of the recruitment and selection process.
Benefits offered are described: AMD benefits at a glance.
AMD does not accept unsolicited resumes from headhunters, recruitment agencies, or fee-based recruitment services. AMD and its subsidiaries are equal opportunity, inclusive employers and will consider all applicants without regard to age, ancestry, color, marital status, medical condition, mental or physical disability, national origin, race, religion, political and/or third-party affiliation, sex, pregnancy, sexual orientation, gender identity, military or veteran status, or any other characteristic protected by law. We encourage applications from all qualified candidates and will accommodate applicants’ needs under the respective laws throughout all stages of the recruitment and selection process.
THE ROLE:
The AMD NBIO Team is on the lookout for a dynamic, upbeat IP Validation Design Engineer to join our growing team. As a key contributor to the success of AMD’s IP, you will be part of a leading team to drive and improve AMD’s abilities to deliver the highest quality, industry leading technologies to market. The NBIO Team fosters and encourages continuous technical innovation to showcase successes as well as facilitate continuous career development.
THE PERSON:
- Must have excellent written and verbal communication skills.
- Must excel in a dynamic team working environment.
- Leadership and mentoring skills a definite asset.
- Must be a self-starter and be able to independently drive tasks to completion.
KEY RESPONSIBILITIES:
As an IP Validation Design Engineer, you will drive the planning, validation, and debug of various hardware IP for forthcoming AMD APU, CPU, Compute and Discrete Graphics SOC programs.
Responsibilities include:
- Defining, documenting, executing and reporting the overall functional test plan and validation strategy for a set of AMD IP’s.
- Driving technical innovation to enhance AMD's capabilities in IP validation, including tools and scripts/automation development, technical and procedural methodology enhancement, and various internal and cross-functional technical initiatives.
- Debugging IP issues found during pre-silicon, bring-up, system validation, and production phases of the SOC programs.
- Engaging on pre-silicon ‘shift left’ activities with cross-functional teams including but not limited to Design Verification (DV), Diagnostics, FPGA-based Emulation and other software/hardware modeling frameworks to ensure readiness for first silicon arrival, enablement of IP functionality, and debug of critical features.
- Leading collaborative technical discussions to drive resolution of technical issues and roll out technical initiatives.
- Developing knowledge of system architecture/debug and other internal IP’s.
- Supporting issues on customer platforms as requested by customer support teams.
PREFERRED EXPERIENCE:
- Experience in digital logic design/verification/post-silicon validation.
- Extensive experience with ASIC debug techniques and methodologies.
- Extensive knowledge of physical and protocol levels of common high-speed interfaces an asset.
- Extensive experience with board/platform-level debug, including clock/power delivery, sequencing, analysis, and optimization.
- Strong scripting skills (eg. Ruby, Python).
- Extensive experience with common lab equipment, including protocol/logic analyzers, oscilloscopes, etc.
- In-depth knowledge of PC architectures/PCIe protocol.
- Must have excellent written and verbal communication skills.
- Must excel in a dynamic team working environment.
- Leadership and mentoring skills a definite asset.
- Must be a self-starter and be able to independently drive tasks to completion.
ACADEMIC CREDENTIALS:
- Bachelor’s or master’s degree majoring in EE, CS or related field.
LOCATION:
Penang, Malaysia
#LI-VC1
#LI-Hybrid